

# INA848 Ultra-Low-Noise (1.5 nV/ $\sqrt{\text{Hz}}$ ), High-Bandwidth Instrumentation Amplifier With Fixed Gain of 2000

### 1 Features

- Fixed gain of 2000 V/V
- Access to internal nodes for filtering
- Ultra-low noise: 1.5 nV/√Hz input voltage noise (maximum)
- Precision super-beta input performance:
  - Low offset voltage: 35 µV (maximum)
  - Low offset voltage drift: 0.45 μV/°C (maximum)
  - Low input bias current: 25 nA (typical)
  - Low gain drift: 5 ppm/°C (maximum)
- Bandwidth: 2.8 MHz Slew rate: 45 V/us
- Common-mode rejection: 132 dB (minimum)
- Supply range:
  - Single supply: 8 V to 36 V Dual supply: ±4 V to ±18 V
- Specified temperature range:
  - -40°C to +125°C
- Package: 8-pin SOIC

# 2 Applications

- Surgical equipment
- Electrocardiogram (ECG)
- Ultrasound scanner
- Semiconductor test
- Data acquisition (DAQ)
- Vibrational analysis

## 3 Description

The INA848 is a fixed-gain instrumentation amplifier optimized for high-precision measurements, such as very-small, fast, differential input signals. TI's superbeta topology provides a very low input bias current and current noise. The well-matched transistors help achieve a very low offset and offset drift. Matching of the internal resistors yields a high common-mode rejection ratio of 132 dB across the full input-voltage range, and a very low gain drift error of 5 ppm/°C (max).

The current-feedback topology of the INA848 produces a wide bandwidth of 2.8 MHz at a fixed gain of 2000, thereby eliminating the need for subsequent gain stages. The very-low noise floor of 1.3 nV/√Hz minimizes the impact on the equivalent number of bits (ENOB) when interfacing with high-resolution analogto-digital converters (ADCs). The INA848 provides the flexibility of adding filters between the gain stages (pins 2 and 3) to maintain an adequate signal integrity.

These unique features of the INA848 make this device an excellent choice for applications requiring high-precision measurements, such as high-end medical instrumentation. electroencephalography, vibration sensing, and displacement measurements.

This device is designed for 8-V to 36-V single supplies, or ±4-V to ±18-V on dual supplies.

#### **Device Information**

| PART NUMBER(1) | PACKAGE  | BODY SIZE (NOM)   |  |  |
|----------------|----------|-------------------|--|--|
| INA848         | SOIC (8) | 4.90 mm × 3.91 mm |  |  |

For all available packages, see the package option addendum at the end of the data sheet.



**INA848 Simplified Internal Schematic** 



Typical Distribution of Input Offset Voltage



# **Table of Contents**

| 1 Features                           | 1   | 8.4 Device Functional Modes                          | 16   |
|--------------------------------------|-----|------------------------------------------------------|------|
| 2 Applications                       | 1   | 9 Application and Implementation                     | 17   |
| 3 Description                        |     | 9.1 Application Information                          |      |
| 4 Revision History                   | 2   | 9.2 Typical Application                              |      |
| 5 Device Comparison Table            | 3   | 10 Power Supply Recommendations                      | 23   |
| 6 Pin Configuration and Functions    | 3   | 11 Layout                                            | 23   |
| 7 Specifications                     |     | 11.1 Layout Guidelines                               |      |
| 7.1 Absolute Maximum Ratings         |     | 11.2 Layout Example                                  |      |
| 7.2 ESD Ratings                      | 4   | 12 Device and Documentation Support                  |      |
| 7.3 Recommended Operating Conditions | 4   | 12.1 Documentation Support                           | . 25 |
| 7.4 Thermal Information              | 5   | 12.2 Receiving Notification of Documentation Updates | 25   |
| 7.5 Electrical Characteristics       | 5   | 12.3 Support Resources                               | 25   |
| 7.6 Typical Characteristics          | 7   | 12.4 Trademarks                                      |      |
| 8 Detailed Description               |     | 12.5 Electrostatic Discharge Caution                 | 25   |
| 8.1 Overview                         | 13  | 12.6 Glossary                                        |      |
| 8.2 Functional Block Diagram         | 13  | 13 Mechanical, Packaging, and Orderable              |      |
| 8.3 Feature Description              | .14 | Information                                          | 25   |

# **4 Revision History**

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2020 | *        | Initial release |



# **5 Device Comparison Table**

| DEVICE | DESCRIPTION                                                                                                                 |
|--------|-----------------------------------------------------------------------------------------------------------------------------|
| INA821 | 35-µV V <sub>OS</sub> , 0.4 µV/°C V <sub>OS</sub> drift, 7-nV/√Hz Noise, HighBandwidth, Precision Instrumentation Amplifier |
| INA819 | 35-μV V <sub>OS</sub> , 0.4 μV/°C V <sub>OS</sub> Drift, 8-nV/√Hz Noise, Low-Power, Precision Instrumentation Amplifier     |
| INA333 | 25-μV V <sub>OS</sub> , 0.1 μV/°C V <sub>OS</sub> drift, 1.8-V to 5-V, RRO, 50-μA I <sub>Q</sub> , chopper-stabilized INA   |
| PGA280 | 20-mV to ±10-V programmable gain IA with 3-V or 5-V differential output; analog supply up to ±18 V                          |
| PGA112 | Precision programmable gain op amp with SPI                                                                                 |

# **6 Pin Configuration and Functions**



Figure 6-1. D Package, 8-Pin SOIC, Top View

### **Pin Functions**

|      | PIN | 1/0 | DESCRIPTION                                                         |  |  |  |
|------|-----|-----|---------------------------------------------------------------------|--|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                         |  |  |  |
| -IN  | 1   | I   | Negative (inverting) input                                          |  |  |  |
| +IN  | 4   | I   | Positive (noninverting) input                                       |  |  |  |
| OUT  | 7   | 0   | Output                                                              |  |  |  |
| -FL  | 2   | I   | Negative Filter Terminal.                                           |  |  |  |
| +FL  | 3   | 1   | Positive Filter Terminal.                                           |  |  |  |
| REF  | 6   | 1   | Reference input. This pin must be driven by a low impedance source. |  |  |  |
| -VS  | 5   | _   | Negative supply                                                     |  |  |  |
| +VS  | 8   | _   | Positive supply                                                     |  |  |  |



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                     |                                                    | MIN                      | MAX                      | UNIT |  |
|------------------|-------------------------------------|----------------------------------------------------|--------------------------|--------------------------|------|--|
| V                | Cumply voltage                      | Single supply, V <sub>S</sub> = (+V <sub>S</sub> ) |                          | 40                       | V    |  |
| V <sub>S</sub>   | Supply voltage                      | Dual supply, $V_S = (+V_S) - (-V_S)$               |                          | ±20                      | V    |  |
| .,               | Cianal input pina                   | Common Mode (2)                                    | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |  |
| V <sub>IN</sub>  | Signal input pins                   | Differential (3)                                   |                          | ±0.5                     | V    |  |
| V <sub>REF</sub> | VREF pin                            |                                                    | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |  |
| V <sub>FL</sub>  | Filter input pins +FL, -FL          |                                                    | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |  |
| Vo               | Signal output pins maxim            | um voltage                                         | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |  |
| Io               | Signal output pins maxim            | um current                                         | -50                      | 50                       | mA   |  |
| Is               | Output short-circuit <sup>(4)</sup> |                                                    | <b>–</b> 50              | 50                       | mA   |  |
| T <sub>A</sub>   | Operating temperature (5)           |                                                    |                          | 125                      | °C   |  |
| T <sub>J</sub>   | Junction temperature (5)            |                                                    |                          | 175                      | °C   |  |
| T <sub>stg</sub> | Storage temperature                 |                                                    |                          | 150                      | °C   |  |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that swing more than 0.5 V beyond the supply rails must be current-limited to 10 mA or less.
- (3) Input terminals are anti-parallel diode-clamped to each other. Input signals that cause differential voltages of swing more than ± 0.5 V must be current-limited to 10 mA or less.
- (4) Short-circuit to V<sub>S</sub> / 2.
- (5) As a result of the quiescent current, a supply voltage and load-dependent self-heating of the device must be considered.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                     |                                         | MIN | MAX | UNIT |
|----------------|---------------------|-----------------------------------------|-----|-----|------|
| V              | Supply voltage      | Single supply, $V_S = (+V_S)$           | 8   | 36  | V    |
| Vs             | Supply voltage      | Dual supply, $V_S = (+V_S) - (-V_S)$ ±4 |     | ±18 | V    |
| T <sub>A</sub> | Specified temperate | ure                                     | -40 | 125 | °C   |

Submit Document Feedback



### 7.4 Thermal Information

|                       |                                              | INA848   |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC(1)                            | D (SOIC) | UNIT |
|                       |                                              | 8 PINS   |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 119.6    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 66.3     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 61.9     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 20.5     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 61.4     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.5 Electrical Characteristics

at  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ , G = 2000 (fixed) and  $V_{REF} = 0$  V (unless otherwise noted)

|                     | PARAMETER                              | TEST CONDITIONS                                                                                  | MIN            | TYP          | MAX                     | UNIT               |  |
|---------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|----------------|--------------|-------------------------|--------------------|--|
| INPUT               |                                        |                                                                                                  |                |              |                         |                    |  |
| .,                  | land to the standing                   |                                                                                                  |                | ±10          | ±35                     |                    |  |
| V <sub>OSI</sub>    | Input offset voltage                   | $T_A = -40$ °C to +125°C <sup>(1)</sup>                                                          |                |              | ±80                     | μV                 |  |
|                     | Input offset voltage drift             | T <sub>A</sub> = -40°C to +125°C                                                                 |                | ±0.1         | ±0.45                   | μV/°C              |  |
| PSRR                | Power-supply rejection ratio           | ±4 V ≤ (V <sub>S</sub> ) ≤ ±18 V                                                                 | 125            | 150          |                         | dB                 |  |
| Z <sub>in</sub>     | Input impedance                        |                                                                                                  |                | 1    7       |                         | GΩ    pF           |  |
|                     | RFI filter, –3-dB frequency            |                                                                                                  |                | 250          |                         | MHz                |  |
| M                   | On anoting a imput walter as (3)       | V <sub>S</sub> = ±4 V to ±18 V                                                                   | $(-V_S) + 2.5$ |              | $(+V_S) - 2.5$          | V                  |  |
| $V_{CM}$            | Operating input voltage <sup>(3)</sup> | $V_S = \pm 4 \text{ V to } \pm 18 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | Sec            | e Figure 7-9 |                         | V                  |  |
|                     | Common-mode rejection                  | At dc to 60 Hz, RTI $(-V_S)$ + 2.5 V < $V_{CM}$ < $(+V_S)$ – 2.5 V                               | 132 150        |              |                         |                    |  |
| CMRR                | ratio                                  | At 50 kHz, RTI<br>(-V <sub>S</sub> ) + 2.5 V < V <sub>CM</sub> < (+V <sub>S</sub> ) - 2.5 V      | 110            |              |                         | dB                 |  |
| BIAS CI             | JRRENT                                 |                                                                                                  |                |              |                         |                    |  |
| I <sub>B</sub>      | Input bias current                     | V <sub>CM</sub> = V <sub>S</sub> / 2                                                             |                | 25           | 50                      | nA                 |  |
|                     | Input bias current dift                | T <sub>A</sub> = -40°C to +125°C                                                                 |                | 40           |                         | pA/°C              |  |
| los                 | Input offset current                   | V <sub>CM</sub> = V <sub>S</sub> / 2                                                             |                | 2            | 10                      | nA                 |  |
|                     | Input offset current drift             | T <sub>A</sub> = -40°C to +125°C                                                                 |                | 10           |                         | pA/°C              |  |
| NOISE \             | /OLTAGE                                |                                                                                                  |                |              |                         |                    |  |
|                     | Input voltage noise                    | $f = 1 \text{ kHz}, R_S = 0 \Omega$                                                              |                | 1.3          | 1.5 <sup>(2)</sup>      | nV/√ <del>Hz</del> |  |
| e <sub>NI</sub>     | Input voltage noise                    | $f_B$ = 0.1 Hz to 10 Hz, $R_S$ = 0 $\Omega$                                                      |                | 55           |                         | $nV_PP$            |  |
|                     | Input ourrent noise                    | f = 1 kHz                                                                                        |                | 1.85         |                         | pA/√ <del>Hz</del> |  |
| Input current noise |                                        | f <sub>B</sub> = 0.1 Hz to 10 Hz                                                                 |                | 75           |                         | pA <sub>PP</sub>   |  |
| GAIN                |                                        |                                                                                                  |                |              |                         |                    |  |
| G                   | First stage gain                       |                                                                                                  |                | 200          |                         | V/V                |  |
|                     | Subtractor stage gain                  |                                                                                                  |                | 10           |                         | V/V                |  |
| GE                  | Total gain error                       | V <sub>O</sub> = ±10 V                                                                           |                | 0.05         | 0.15 <sup>(1)</sup> (2) | %                  |  |
|                     | Total gain drift                       | T <sub>A</sub> = -40°C to +125°C                                                                 |                | ,            | 5 <sup>(1)</sup> (2)    | ppm/°C             |  |
|                     | Total gain nonlinearity                | V <sub>O</sub> = -10 V to +10 V, no load                                                         |                | 10           |                         | ppm                |  |



# 7.5 Electrical Characteristics (continued)

at  $T_A$  = 25°C,  $V_S$  = ±15 V,  $R_L$  = 10 k $\Omega$ , G = 2000 (fixed) and  $V_{REF}$  = 0 V (unless otherwise noted)

| ut 1 <sub>A</sub> | PARAMETER                           | TEST CONDITIONS                                                        | MIN                          | TYP  | MAX             | UNIT |
|-------------------|-------------------------------------|------------------------------------------------------------------------|------------------------------|------|-----------------|------|
| THD+N             | Total harmonic distortion and noise | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                        |                              | -109 |                 | dBc  |
| HD2               | Second-order harmonic distortion    | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                        |                              | -112 |                 | dBc  |
| HD3               | Third-order harmonic distortion     | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                        |                              | -119 |                 | dBc  |
| THD+N             | Total harmonic distortion and noise | $R_L = 1 \text{ M}\Omega, f = 20 \text{ kHz}, V_O = 10 \text{ V}_{pp}$ |                              | -111 |                 | dBc  |
| HD2               | Second-order harmonic distortion    | $R_L = 1 \text{ M}\Omega, f = 20 \text{ kHz}, V_O = 10 \text{ V}_{pp}$ |                              | -117 |                 | dBc  |
| HD3               | Third-order harmonic distortion     | $R_L = 1 M\Omega$ , $f = 20 kHz$ , $V_O = 10 V_{pp}$                   |                              | -118 |                 | dBc  |
| OUTPUT            | T                                   |                                                                        |                              |      |                 |      |
|                   | Output voltage swing                |                                                                        | (-V <sub>S</sub> ) +<br>0.15 | (+V  | s) – 0.15       | V    |
| C <sub>L</sub>    | Load capacitance                    | In stable condition                                                    |                              | 1000 |                 | pF   |
| I <sub>SC</sub>   | Short-circuit current               | Continuous to V <sub>S</sub> / 2                                       | ±30                          |      |                 | mA   |
| FREQUE            | NCY RESPONSE                        |                                                                        | 1                            |      |                 |      |
| BW                | Bandwidth, –3 dB                    |                                                                        |                              | 2.8  |                 | MHz  |
| SR                | Slew rate                           | V <sub>STEP</sub> = 10 V 35 <sup>(1)</sup> 45                          |                              |      | V/µs            |      |
|                   | 0 1111 11                           | 0.01%, V <sub>STEP</sub> = 10 V                                        |                              | 0.5  |                 |      |
| t <sub>S</sub>    | Settling time                       | 0.001%, V <sub>STEP</sub> = 10 V 0.9                                   |                              |      |                 | μs   |
| REFERE            | NCE INPUT                           |                                                                        | II.                          |      | I               |      |
| R <sub>IN</sub>   | Input impedance                     |                                                                        |                              | 132  |                 | kΩ   |
| I <sub>IN</sub>   | Input current                       |                                                                        |                              | 6.5  |                 | μA   |
|                   | Reference input voltage             |                                                                        | -V <sub>S</sub>              |      | +V <sub>S</sub> | V    |
|                   | Gain to output                      |                                                                        |                              | 1    |                 | V/V  |
|                   | Reference gain error                |                                                                        |                              | 0.01 |                 | %    |
| FILTER            | INPUTS                              | 1                                                                      |                              |      |                 |      |
| R <sub>FIL</sub>  | Input impedance, filter terminal    |                                                                        |                              | 6    |                 | kΩ   |
|                   | Voltage range, filter terminal      |                                                                        | -V <sub>S</sub>              |      | +V <sub>S</sub> | V    |
| POWER             | SUPPLY                              | •                                                                      | •                            |      | 1               |      |
|                   |                                     | V <sub>IN</sub> = 0 V                                                  |                              | 6.2  | 6.6             |      |
| IQ                | Quiescent current                   | $T_A = -40$ °C to +85°C                                                |                              |      | 7.9             | mA   |
|                   |                                     | T <sub>A</sub> = -40°C to +125°C                                       |                              |      | 8.8             |      |

<sup>(1)</sup> Specified by characterization.

<sup>(2)</sup> Specified by design.

<sup>(3)</sup> The input voltage range depends on the common-mode voltage, differential voltage, gain, and reference voltage.



## 7.6 Typical Characteristics

at  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 2000 (unless otherwise noted)



N = 3172, mean =  $-4.678 \mu V$ , std dev =  $5.715 \mu V$ 

Figure 7-1. Typical Distribution of Input Offset Voltage



Figure 7-3. Input-referred Offset Voltage vs Temperature



Figure 7-5. Typical Distribution of Input Bias Current



N = 45, mean = 0.116  $\mu V/^{\circ}C$ , std dev = 0.102  $\mu V/^{\circ}C$ 

Figure 7-2. Typical Distribution of Input Offset Voltage Drift



N = 527, mean = 0.1369 nA, std dev = 1.222 nA

Figure 7-4. Typical Distribution of Input Offset Current



N = 527, mean = -0.0840  $\mu$ V/V, std dev = 0.0420  $\mu$ V/V

Figure 7-6. Typical CMRR Distribution





Figure 7-7. Typical Distribution of Gain Error



Figure 7-8. CMRR vs Temperature



Figure 7-9. Input Common-Mode Voltage vs Output Voltage



Figure 7-10. Input Bias Current vs Temperature



Figure 7-11. Positive Input Bias Current vs Input Common-Mode Voltage



Figure 7-12. Negative Input Bias Current vs Input Common-Mode Voltage





Figure 7-13. Input Offset Current vs Temperature

Figure 7-14. Input Offset Current vs Input Common-Mode Voltage





Figure 7-15. CMRR vs Frequency (RTI)

Figure 7-16. Positive PSRR vs Frequency (RTI)





Figure 7-17. Negative PSRR vs Frequency (RTI)

Figure 7-18. Voltage Noise Spectral Density vs Frequency (RTI)







Figure 7-19. Current Noise Spectral Density vs Frequency (RTI)

Figure 7-20. 0.1-Hz to 10-Hz RTI Voltage Noise





Figure 7-21. Gain Error vs Temperature

Figure 7-22. Closed Loop Gain vs Frequency





Figure 7-23. Large-Signal Step Response

Figure 7-24. Small Signal Response vs Capacitive Loads









## 8 Detailed Description

#### 8.1 Overview

The INA848 is a monolithic precision instrumentation amplifier incorporating a current-feedback input stage and a four-resistor difference amplifier output stage. The differential input voltage is buffered by  $Q_1$  and  $Q_2$  and is forced across  $R_G$ , which causes a signal current to flow through  $R_G$ ,  $R_1$ , and  $R_2$ . The output difference amplifier  $(A_3)$  removes the common-mode component of the input signal and refers the output signal to the REF pin. The  $V_{BE}$  and voltage drop across  $R_1$  and  $R_2$  produce output voltages on  $A_1$  and  $A_2$  that are approximately 0.8 V lower than the input voltages.

In common instrumentation amplifiers, an external gain resistor is used to set the gain. However, this external gain resistor affects the gain drift due to the mismatch in temperature coefficient between the external and internal resistors. The INA848 integrates the gain setting resistor with a fixed gain of 2000, thus matching the temperature drifts of the resistor network. This integration results in an total gain accuracy of 5 ppm/°C (maximum).

# 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Topology

The INA848 is designed with TI's modern bipolar process that features super-beta input transistors.

Traditional bipolar transistors feature excellent voltage noise and offset drift, but suffer a tradeoff in high input bias current and high input bias current noise.

TI's super-beta transistors offer the benefits of low voltage noise, low offset voltage drift with an additional improvement in reduction of the input bias current noise.

As shown in Figure 8-1, the INA848 is designed with a current feedback input stage that is optimized for high bandwidth in high gains. The device consists of three operational amplifiers configured at the front with a gain stage that integrates the gain resistor. This input stage preamplifies the differential input signal at a gain of 200. The output stage with the difference amplifier provides additional amplification of a gain of 10.



Figure 8-1. Simplified Diagram of the INA848 With Gain and Output Equations



### 8.3.2 Input Common-Mode Range

The typical three-op-amp topology gains up the input differential signal in the front stage and rejects the common-mode signals in the back end at the difference amplifier stage. The difficulty in particular is to excel driving high gains, and thus tiny input signals, and still be able to reject high common-mode signals. A low-noise instrumentation amplifier such as the INA848 is designed for such requirementsh, with the ability to measure the smallest input signals surrounded by noisy or large common-mode voltages.

The methodology here is achieved by splitting up the gain stages. The front end preamplifies the input signal at a gain of 200, and the difference amplifier further amplifiers at a gain of 10. The resulting advantage is that the common-mode range versus the differential signal is improved compared to single gain stage approach, as shown in Figure 8-2.



Figure 8-2. Input Common-Mode Voltage vs Output Voltage

The INA848 gives the super-beta input stage features very low input bias current as compared to standard bipolar technology. The low input bias current and current noise make the INA848 an excellent choice for high-performance applications. See Figure 7-10 through Figure 7-12 for reference.

#### 8.3.3 Input Protection

The inputs of the INA848 device are individually protected for voltages up to ±20 V which is stated in Section 7.1. If these rating cannot be met, additional protection circuitry must be considered at the input pins to minimize the current flowing in case of fault.

During an input overvoltage condition, current flows through the input protection diodes into the power supplies; see Figure 8-3. If the power supplies are unable to sink current, then Zener diode clamps (ZD1 and ZD2) must be placed on the power supplies to provide a current pathway to ground.



Figure 8-3. Input Current Path During an Overvoltage Condition

For an overvoltage condition, use an external resistor ( $R_{IN1}$ ,  $R_{IN2}$ ) to limit the current. The following equation gives the calculation for the protection resistors:

$$R_{IN1} = \frac{(V_{+IN})^{-(+V_S)}}{I_{MAX}}$$
 (1)

where:

- V<sub>+IN</sub> is the maximum input voltage
- +V<sub>S</sub> is the positive supply rail
- I<sub>MAX</sub> is the maximum current allowed = 10 mA

Calclate  $R_{IN2}$  using the same method, substituting with  $V_{-IN}$ ,  $-V_S$ , and  $-I_{MAX}$ .

Any additional resistance to the input pins adds more noise to the system. For more details, see Section 9.2.2.2.

### 8.4 Device Functional Modes

The INA848 has a single functional mode and is operational when the power supply voltage is greater than 4.5 V ( $\pm 2.25$  V). The maximum power-supply voltage for the INA848 is 36 V ( $\pm 18$  V).



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

#### 9.1.1 Filter Pin

The INA848 allows access between the two amplification stages. In applications surrounded from high input noise, adding filter stages can be of high benefit. Figure 9-1 and Figure 9-2 show two different filter scenarios that help filter out undesired differential signals.

#### 9.1.1.1 RC Filter Network

In environments where known high-frequency noise must be eliminated, use a low-pass filter containing a capacitor, and optionally, a resistor.



Figure 9-1. Low-pass Filter

The –3-dB cross frequency is determined given following equation:

$$f_{FL1} = \frac{1}{2\pi \cdot 6k\Omega \cdot C_{FL}} \tag{2}$$

Where 6  $k\Omega$  represents the internal resistor network. Use the Analog Engineer's Calculator for fast and easy bode plot visualization.

#### 9.1.1.2 RLC Filter Network

In environments where a known, narrow-frequency band must be attenuated, a series LC filter network can be added between the filter pins, as shown in Figure 9-2. The connection adds to the internal resistor network, and results in a RLC filter network that is also commonly known as bandstop filter.



Figure 9-2. Bandstop Filter

Use Equation 3 to calculate the middle frequency of the filter:

$$f_{FL2} = \frac{1}{2\pi \cdot \sqrt{(C_{FL} \cdot L_{FL})}} \tag{3}$$

Copyright © 2020 Texas Instruments Incorporated

Submit Document Feedback



In general, the width of the stopband is between one and two decades, meaning that the highest attenuation is between 10 to 100 around the middle frequency. This indication is commonly defined as the quality factor (Q factor) of the filter and is calculated by:

$$Q = \frac{1}{R} \cdot \sqrt{\frac{L_{FL}}{C_{FL}}} \tag{4}$$

The resistor is given by the internal resistor of 6 k $\Omega$ ; therefore, the damping factor of the filter can further be affected of the series resistance of the inductor  $L_{FL}$ . For stable operation of the filter, choose an inductor in the range of 100  $\mu$ H.

### 9.1.2 Input Bias Current Return Path

The input impedance of the INA848 is extremely high (approximately 100 G $\Omega$ ). However, a path must be provided for the input bias current of both inputs. This input bias current is typically 25 nA. High input impedance means that this input bias current changes little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 9-3 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA848, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path connects to one input (as shown in the thermocouple example in Figure 9-3). With a higher source impedance, using two equal resistors provides a balanced input with possible advantages of a lower input offset voltage as a result of bias current, and better high-frequency common-mode rejection.



NOTE: Center tap in the transformer provides bias current return.

Figure 9-3. Providing an Input Common-Mode Current Path



# 9.2 Typical Application

Figure 9-4 shows a typical application for the INA848.



Figure 9-4. Sensor Conditioning ( $V_{DIFF} < 5 \text{ mV}$ ,  $V_{S\pm} = 15 \text{ V}$ )

# 9.2.1 Design Requirements

For this application, the design requirements are:

- Differential input signal of V<sub>DIFF</sub> = 2.5 mV
- Common-mode input voltage of V<sub>CM</sub> = 10 V
- Power-supply voltage of V<sub>S</sub> = ± 15 V
- Reference voltage buffered to V<sub>REF</sub> = 2.5 V
- Output range within 0 V to 5 V
- First-order filter stage with -3-dB frequency of 27 kHz

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Reference Pin

The output voltage of the INA848 is developed with respect to the voltage on the reference pin (REF.)

The voltage source applied to the reference pin of the INA848 must have a low output impedance ( $R_{REF} > 5 \Omega$ ). Any additional resistance at the reference pin creates an imbalance in the four resistors of the internal difference amplifier, resulting in degraded common-mode rejection ratio (CMRR).

Voltage reference devices are an excellent option for providing a low-impedance voltage source for the reference pin. However, if a resistor voltage divider generates a reference voltage, the divider must be buffered by an op amp, as shown in Figure 9-5, to avoid CMRR degradation.



Figure 9-5. Buffer to drive the Reference Voltage

Often in dual-supply operation, the reference pin connects to the low-impedance system ground. The degradation effect of common-mode rejection ratio is thus neglegible as long as the output voltage  $(V_{OUT})$  is referred to the reference pin (REF).

In single-supply operation, the output signal is offset to a precise midsupply level (for example, 2.5 V in a 5-V supply environment). In applications where the output voltage is offset to a reference voltage but referred to system ground, the degradation effect of common-mode rejection ratio must be considered.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated



#### 9.2.2.2 Noise Analysis

Low-noise instrumentation amplifiers such as the INA848 are designed to serve stringent and sensitive applications, such as surgical tools, microphones or other precision monitoring systems. A througough noise analysis is a key element in the design process.

TI's super-beta transistors offer the benefits of low voltage noise and low current noise, thus allowing the INA848 excellent noise performance.

Figure 9-6 shows a simplified noise model including the gain stages of the INA848.



Figure 9-6. Simplified Noise Model

To get the total input-referred noise,  $e_{ni}$ , consider the source resistance seen by the positive and negative input pins of the instrumentation amplifier. The key elements that must be considered for a noise analysis in an instrumenation amplifier are:

- Current noise density i<sub>ni1</sub> of the INA, see Section 7.5
- Voltage noise denisty e<sub>ni1</sub> of the INA, see Section 7.5
- Voltage noise density caused by source resistance inix Rin
- Resistor noise from source resistance e<sub>nRin</sub>, given by: √Rin × 4.04 nV/√Hz
- Reference voltage noise e<sub>nref</sub>

The noise sources are uncorrelated (that is, the noise signal is unpredictable). The result of mutliple uncorrelated noise sources is the square root of the sum of their squares (RSS). Thus, the total RTI noise density,  $e_{ni}$ , in  $nV/\sqrt{Hz}$  can be derived from the following equation:

$$e_{ni} = \sqrt{e_{ni1}^2 + e_{n(Rin)}^2 + (i_{ni1} \cdot R_{in})^2 + (\frac{e_{n(REF)}}{G1})^2}$$
(5)

#### 9.2.2.2.1 Reference Voltage Noise Contribution

Figure 9-7 shows the noise model of the reference buffer circuit given by Figure 9-5 using the OPA197 amplifier.

To compute the total noise for the reference buffer circuit, consider the thermal noise of the divider (that is a parallel network from noise perspective), the amplifier voltage noise (that is,  $e_{nOPA} = 5.5 \text{ nV}/\sqrt{\text{Hz}}$ ), and the voltage noise developed from the current noise of the amplifier (that is,  $i_{nOPA} = 1.5 \text{ fA}/\sqrt{\text{Hz}}$ ) through the divider.



Figure 9-7. Reference Voltage Noise Model

Thus the total reference noise can be derived from following equation:

$$e_{n(REF)} = \sqrt{e_{nOPA}^2 + (\sqrt{R} \cdot 4.04 \text{ nV}/\sqrt{Hz})^2 + (i_{nOPA} \cdot R)^2}$$
(6)

The reference noise is divided by the first gain stage of 200 at the INA848 to compute the input-referred noise. For reference noise less than 80 nV/ $\sqrt{\text{Hz}}$ , this contribution can be neglected in the analysis. The given example results in a total reference noise of 29 nV/ $\sqrt{\text{Hz}}$ , and thus is neglected.

### 9.2.3 Application Curves

From Figure 9-6, the source resistance is shown to be one main contributor. Figure 9-8 plots all the individual noise contributors depending on the source resistance. The reference voltage noise is neglegible.



Figure 9-8. Noise Density vs Source Resistance

If the source resistance is below 20  $\Omega$ , the voltage noise of the INA (typically 1.3 nV/ $\sqrt{\text{Hz}}$ ) is dominating. If the source resistance is increasing (> 20  $\Omega$ ) the thermal noise of the source resistance is dominating. At this point the low-noise advantage of the INA848 does not provide additional value. In applications with even higher source resistance (> 1 k $\Omega$ ), the current noise of the INA starts to dominate, and thus, should be optimized.

Submit Document Feedback

Copyright © 2020 Texas Instruments Incorporated



# 10 Power Supply Recommendations

The nominal performance of the INA848 is specified with a supply voltage of ±15 V and midsupply reference voltage. The device operates using power supplies from ±4 V (8 V) to ±18 V (36 V) and non-midsupply reference voltages with excellent performance.

#### **CAUTION**

Supply voltages higher than 40 V (±20 V) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in *Section 7.6* of this data sheet.

## 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Take care to make sure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals.
- Noise propagates into analog circuitry through the power pins of the circuit as a whole and of the device.
   Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from +VS to ground is applicable for singlesupply applications.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in parallel with the noisy trace.
- Place the external components (filter components, load) as close to the device as possible.
- Use ground layer to minimize the parasitic inductance of the board.
- Keep the traces as short as possible.



## 11.2 Layout Example





Figure 11-1. Example Schematic and Associated PCB Layout (inductors and capacitors shown on FL pins are optional)



# 12 Device and Documentation Support

### **12.1 Documentation Support**

### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference
- Texas Instruments, OPA191 Low-Power, Precision, 36-V, e-trim CMOS Amplifier
- Texas Instruments. TINA-TI software folder
- Texas Instruments, INA Common-Mode Range Calculator

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 28-Sep-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| INA848ID         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | INA848                  | Samples |
| INA848IDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | INA848                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Sep-2021

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Dec-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA848IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 8-Dec-2020



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA848IDR | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated